Design Overview for dynadisp_test

PropertyValue
Project Name:c:\hdl\fndtnisework\spartan3board\dynadisp_test\dynadisp_test
Target Device:xc3s200
Report Generated:Thursday 10/27/05 at 15:02
Printable Summary (View as HTML)dynadisp_test_summary.html

Device Utilization Summary

Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Flip Flops:223,8401% 
Number of 4 input LUTs:413,8401% 
Logic Distribution:    
Number of occupied Slices:261,9201% 
Number of Slices containing only related logic:2626100% 
Number of Slices containing unrelated logic:0260% 
Total Number 4 input LUTs:453,8401% 
Number used as logic:41   
Number used as a route-thru:4   
Number of bonded IOBs:1917310% 
Number of GCLKs:1812% 

Performance Summary

PropertyValue
Final Timing Score:0
Number of Unrouted Signals:All signals are completely routed.
Number of Failing Constraints:0

Failing Constraints

Constraint(s)RequestedActualLogic Levels
All Constraints Met   

Detailed Reports

Report NameStatusLast Date Modified
Synthesis ReportCurrentThursday 10/27/05 at 15:02
Translation ReportCurrentThursday 10/27/05 at 15:02
Map ReportCurrentThursday 10/27/05 at 15:02
Pad ReportCurrentThursday 10/27/05 at 15:02
Place and Route ReportCurrentThursday 10/27/05 at 15:02
Post Place and Route Static Timing ReportCurrentThursday 10/27/05 at 15:02
Bitgen ReportCurrentThursday 10/27/05 at 15:02